

## **CCD linear image sensors**

S12551 series

# Pixel size: 14 $\times$ 14 $\mu$ m, front-illuminated type, high-speed response and high sensitivity

The S12551 series is a front-illuminated type CCD linear image sensor with high-speed line rate designed for applications such as sorting machine.

#### Features

Pixel size: 14 × 14 μm

→ High CCD node sensitivity: 13 μV/e⁻ typ.

Readout speed: 40 MHz max.

■ Anti-blooming function

**Built-in electronic shutter** 

#### Applications

**■** Foreign object screening

**→** High-speed imaging

#### **Structure**

| Parameter                  | S12551-1024                                       | S12551-2048       |  |  |  |
|----------------------------|---------------------------------------------------|-------------------|--|--|--|
| Pixel size (H × V)         | 14 × 14 μm                                        |                   |  |  |  |
| Number of pixels           | 1044                                              | 2068              |  |  |  |
| Number of effective pixels | 1024                                              | 2048              |  |  |  |
| Image size (H × V)         | 14.336 × 0.014 mm                                 | 28.672 × 0.014 mm |  |  |  |
| Horizontal clock phase     | Two-phase                                         |                   |  |  |  |
| Output circuit             | Three-stage MOSFET source follower                |                   |  |  |  |
| Package                    | 24-pin ceramic DIP (refer to dimensional outline) |                   |  |  |  |
| Window material            | Quartz glass*1                                    |                   |  |  |  |

<sup>\*1:</sup> Resin sealing

#### ■ Absolute maximum ratings (Ta=25 °C, unless otherwise noted)

| Parameter                               | Symbol     | Condition                                    | Value       | Unit |
|-----------------------------------------|------------|----------------------------------------------|-------------|------|
| Operating temperature                   | Topr       | Package temperature<br>No dew condensation*2 | -50 to +60  | °C   |
| Storage temperature                     | Tstg       | No dew condensation*2                        | -50 to +70  | °C   |
| Output transistor drain voltage         | Vod        |                                              | -0.5 to +20 | V    |
| Reset drain voltage                     | VRD        |                                              | -0.5 to +18 | V    |
| Anti-blooming drain voltage             | VABD       |                                              | -0.5 to +18 | V    |
| Horizontal input source voltage         | VISH       |                                              | -0.5 to +18 | V    |
| Anti-blooming gate voltage              | VABG       |                                              | -10 to +15  | V    |
| Horizontal input gate voltage           | VIGH       |                                              | -10 to +15  | V    |
| Summing gate voltage                    | Vsg        |                                              | -10 to +15  | V    |
| Output gate voltage                     | Vog        |                                              | -10 to +15  | V    |
| Reset gate voltage                      | VRG        |                                              | -10 to +15  | V    |
| Transfer gate voltage                   | VTG        |                                              | -10 to +15  | V    |
| Horizontal shift register clock voltage | VP1H, VP2H |                                              | -10 to +15  | V    |

<sup>\*2:</sup> When there is a temperature difference between a product and the surrounding area in high humidity environment, dew condensation may occur on the product surface. Dew condensation on the product may cause deterioration in characteristics and reliability.

Note: During high-speed operation, the temperature of the sensor increases. Take heat dissipation measures as required to prevent exceeding the absolute maximum ratings.

Exceeding the absolute maximum ratings even momentarily may cause a drop in product quality. Always be sure to the product within the absolute maximum ratings.

#### **→** Operating conditions (Ta=25 °C)

| Parameter                               |         | Symbol       | Min. | Тур. | Max. | Unit       |
|-----------------------------------------|---------|--------------|------|------|------|------------|
| Output transistor drain voltage         |         | Vod          | 14   | 15   | 16   | V          |
| Reset drain voltage                     |         | VRD          | 13   | 14   | 15   | V          |
| Anti-blooming drain voltage             |         | Vabd         | 13   | 14   | 15   | V          |
| Tost point Horizontal input source      | voltage | VISH         | -    | Vrd  | -    | V          |
| Test point Horizontal input gate        | voltage | VIGH         | -5   | -4   | -    | V          |
| Anti blooming gate voltage              | High    | Vabgh        | 2    | 5    | 8    |            |
| Anti-blooming gate voltage              | Low     | VABGL        | -4   | -2   | 0    | ] V        |
| Cumming gate voltage                    | High    | Vsgh         | 2    | 5    | 8    | V          |
| Summing gate voltage                    | Low     | Vsgl         | -5   | -4   | -3   |            |
| Output gate voltage                     |         | Vog          | 3    | 5    | 7    | V          |
| Substrate voltage                       |         | Vss          | -    | 0    | -    | V          |
| Reset gate voltage                      | High    | Vrgh         | 8    | 9    | 10   | V          |
| Reset gate voltage                      | Low     | VRGL         | -1   | 0    | 1    | ] <b>'</b> |
| Transfer anto veltare                   | High    | VTGH         | 7    | 8    | 9    | V          |
| Transfer gate voltage                   | Low     | VTGL         | -5   | -4   | -3   | V          |
| Horizontal shift register clock voltage | High    | VP1HH, VP2HH | 2    | 5    | 8    | V          |
|                                         | Low     | VP1HL, VP2HL | -5   | -4   | -3   | ] v        |
| External load resistance                |         | RL           | 2.0  | 2.2  | 2.4  | kΩ         |

#### **■** Electrical characterisitics (Ta=25 °C, operating conditions: Typ.)

| Parameter                    |                            | Cumbal     | Symbol S12551-1024 |         | S12551-2048 |         | Unit    |      |       |
|------------------------------|----------------------------|------------|--------------------|---------|-------------|---------|---------|------|-------|
|                              | Parameter                  | Syllibol   | Min.               | Тур.    | Max.        | Min.    | Тур.    | Max. | Offic |
| Output sig                   | nal frequency*3            | fop        | -                  | 20      | 40          | -       | 20      | 40   | MHz   |
| Line rate                    | Without electronic shutter | LRnes      | -                  | 18.9    | 37.9        | -       | 9.6     | 19.2 | kHz   |
| Line rate                    | With electronic shutter    | LRes       | -                  | 18.4    | 36.0        | -       | 9.5     | 18.7 |       |
| Horizontal                   | shift register capacitance | Ср1н, Ср2н | -                  | 90      | -           | -       | 220     | -    | pF    |
| Anti-bloom                   | ning gate capacitance      | CABG       | -                  | 40      | -           | -       | 80      | -    | pF    |
| Summing                      | gate capacitance           | Csg        | -                  | 10      | -           | -       | 10      | -    | pF    |
| Reset gate                   | capacitance                | CRG        | -                  | 10      | -           | -       | 10      | -    | pF    |
| Transfer gate capacitance    |                            | Стg        | -                  | 50      | -           | -       | 120     | -    | pF    |
| Charge transfer efficiency*4 |                            | CTE        | 0.99995            | 0.99999 | -           | 0.99995 | 0.99999 | -    | -     |
| DC output level*3            |                            | Vo         | 8                  | 9       | 10          | 8       | 9       | 10   | V     |
| Output imp                   | pedance*3                  | Zo         | -                  | 160     | -           | -       | 160     | -    | Ω     |
| Power con                    | sumption*3 *5              | Р          | -                  | 100     | 140         | -       | 100     | 140  | mW    |

<sup>\*3:</sup> The value depends on the load resistance.

<sup>\*4:</sup> Charge transfer efficiency per pixel of CCD shift register, measured at half of the full well capacity \*5: Power consumption of the on-chip amplifier plus load resistance

#### **■** Electrical and optical characterisitics (Ta=25 °C, operating conditions: Typ., unless otherwise noted)

| Parameter                                      | Symbol | Min. | Тур.        | Max. | Unit        |
|------------------------------------------------|--------|------|-------------|------|-------------|
| Saturation output voltage                      | Vsat   | -    | Fw × CE     | -    | V           |
| Full well capacity                             | Fw     | 70   | 100         | -    | ke⁻         |
| Conversion efficiency                          | CE     | 11   | 13          | 15   | μV/e-       |
| Dark current (maximum of all effective pixels) | ID max | -    | 15          | 75   | e-/pixel/ms |
| Readout noise*7                                | Nread  | -    | 40          | 60   | e- rms      |
| Dynamic range*8                                | Drange | 1167 | 2500        | -    | -           |
| Spectral response range                        | λ      | -    | 200 to 1000 | -    | nm          |
| Photoresponse nonuniformity*9 *10              | PRNU   | -    | ±3          | ±10  | %           |
| Image lag*9                                    | Lag    | -    | 0.1         | 1    | %           |

<sup>\*6:</sup> Dark current is reduced to half for every 5 to 7 °C decrease in temperature.

#### **►** Spectral response (without window, typical example)\*11





\*11: Spectral response with quartz glass is decreased according to the spectral transmittance characteristics of window material.

<sup>\*7:</sup> Readout frequency 40 MHz

<sup>\*8:</sup> Dynamic range = Full well capacity / Readout noise

<sup>\*9:</sup> Measured at one-half of the saturation output (full well capacity) using LED light (peak emission wavelength: 470 nm)

<sup>\*10:</sup> Photoresponse nonuniformity =  $\frac{\text{Fixed pattern noise (peak to peak)}}{\text{Signal}} \times 100 \text{ [\%]}$ 

### **Spectral transmittance characteristics of window material**



KWDDDDOOOE

#### Device structure (conceptual drawing of top view in dimensional outline)



KMPDC0825EA

## 

Light-shielded section

S12551-2048

KMPDC0483EA

#### - Timing chart





\* When making the integration time longer than the normal readout period, to carry away the dark current generated in the CCD horizontal shift register, perform dummy readout after completion of the normal readout until right before rising transfer gate pulse.

KMPDC0484EC

| Par         | ameter              | Symbol     | Min. | Тур. | Max. | Unit |
|-------------|---------------------|------------|------|------|------|------|
| TC          | Pulse width         | Tpwv       | 0.2  | 0.4  | -    | μs   |
| TG          | Rise and fall times | Tprv, Tpfv | 10   | -    | -    | ns   |
|             | Pulse width         | Tpwh       | 12.5 | 25   | -    | ns   |
| P1H, P2H*12 | Rise and fall times | Tprh, Tpfh | 2    | -    | -    | ns   |
|             | Duty ratio          | -          | 40   | 50   | 60   | %    |
|             | Pulse width         | Tpws       | 12.5 | 25   | -    | ns   |
| SG          | Rise and fall times | Tprs, Tpfs | 2    | -    | -    | ns   |
|             | Duty ratio          | -          | 40   | 50   | 60   | %    |
| RG          | Pulse width         | Tpwr       | 6    | 12   | -    | ns   |
| KG          | Rise and fall times | Tprr, Tpfr | 1    | -    | -    | ns   |
| TG - P1H    | Overlap time        | Tovr       | 0.1  | 0.2  | -    | μs   |

<sup>\*12:</sup> Symmetrical clock pulses should be overlapped at 50% of maximum pulse amplitude.



\* When making the integration time longer than the normal readout period, to carry away the dark current generated in the CCD horizontal shift register, perform dummy readout after completion of the normal readout until right before rising transfer gate pulse.

KMPDC0485EC

| Par         | ameter              | Symbol       | Min. | Тур. | Max. | Unit |
|-------------|---------------------|--------------|------|------|------|------|
| ADC         | Pulse width         | Tpwab        | 1    | -    | -    | μs   |
| ABG         | Rise and fall times | Tprab, Tpfab | 300  | -    | -    | ns   |
| TG          | Pulse width         | Tpwv         | 1.6  | 2.0  | -    | μs   |
| 16          | Rise and fall times | Tprv, Tpfv   | 10   | -    | -    | ns   |
|             | Pulse width         | Tpwh         | 12.5 | 25   | -    | ns   |
| P1H, P2H*13 | Rise and fall times | Tprh, Tpfh   | 2    | -    | -    | ns   |
|             | Duty ratio          | -            | 40   | 50   | 60   | %    |
|             | Pulse width         | Tpws         | 12.5 | 25   | -    | ns   |
| SG          | Rise and fall times | Tprs, Tpfs   | 2    | -    | -    | ns   |
|             | Duty ratio          | -            | 40   | 50   | 60   | %    |
| D.C.        | Pulse width         | Tpwr         | 6    | 12   | -    | ns   |
| RG          | Rise and fall times | Tprr, Tpfr   | 1    | -    | -    | ns   |
| TG - P1H    | Overlap time        | Tovr         | 0.1  | 0.2  | -    | μs   |
| Integr      | ation time          | Tinteg       | 2    | -    | -    | μs   |

<sup>\*13:</sup> Symmetrical clock pulses should be overlapped at 50% of maximum pulse amplitude.



 $1.35 \pm 0.2^{*1}$ 

#### Dimensional outlines (unit: mm)

1st pixel

#### S12551-1024



Lead material: FeNi alloy Lead processing: NiAu plating

Tolerance unless otherwise noted: ±0.1

 $10.16 \pm 0.25$ 

- \*1: Distance from package surface to photosensitive surface
- \*2: Distance from window upper surface to photosensitive surface
- \*3: Distance from package bottom to photosensitive surface
- \*4: Glass thickness (Refractive ratio≈1.5)

This product is not hermetically sealed and moisture may penetrate inside the package. Avoid using or storing this product in an environment where sudden temperature and humidity changes may occur and cause condensation in the package.

KMPDA0628EA

#### S12551-2048



 $41.6 \pm 0.42$ 

Photosensitive area 28.672 × 0.014

 $1.35 \pm 0.2^{*1}$  $1.115 \pm 0.1^{*2}$  $1.65 \pm 0.2^{*3}$  $0.5 \pm 0.05^{*4}$  $10.16 \pm 0.25$ Photosensitive A-A' cross section

> Lead material: FeNi alloy Lead processing: NiAu plating Weight: 3.8 g typ.

Tolerance unless otherwise noted: ±0.1

- \*1: Distance from package surface to photosensitive surface
- \*2: Distance from window upper surface to photosensitive surface
- Distance from package bottom to photosensitive surface
- \*4: Glass thickness (Refractive ratio≈1.5)

This product is not hermetically sealed and moisture may penetrate inside the package. Avoid using or storing this product in an environment where sudden temperature and humidity changes may occur and cause condensation in the package.



#### Pin connections

| Pin no. | Symbol | Function                             | Remark (standard operation) |
|---------|--------|--------------------------------------|-----------------------------|
| 1       | OS     | Output transistor source             | RL=2.2 kΩ                   |
| 2       | OD     | Output transistor drain              | +15 V                       |
| 3       | OG     | Output gate                          | +5 V                        |
| 4       | SG     | Summing gate                         | Same pulse as P2H           |
| 5       | SS     | Substrate                            | GND                         |
| 6       | RD     | Reset drain                          | +14 V                       |
| 7       | -      |                                      |                             |
| 8       | -      |                                      |                             |
| 9       | P2H    | CCD horizontal resister clock-2      | +5/-4 V                     |
| 10      | P1H    | CCD horizontal resister clock-1      | +5/-4 V                     |
| 11      | -      |                                      |                             |
| 12      | IGH    | Test point (horizontal input gate)   | -4 V                        |
| 13      | ABG    | Anti-blooming gate                   | +5/-2 V                     |
| 14      | ABD    | Anti-blooming drain                  | +14 V                       |
| 15      | ISH    | Test point (horizontal input source) | Connect it to RD.           |
| 16      | -      |                                      |                             |
| 17      | SS     | Substrate                            | GND                         |
| 18      | RD     | Reset drain                          | +14 V                       |
| 19      | -      |                                      |                             |
| 20      | -      |                                      |                             |
| 21      | -      |                                      |                             |
| 22      | -      |                                      |                             |
| 23      | TG     | Transfer gate                        | +8/-4 V                     |
| 24      | RG     | Reset gate                           | +9/0 V                      |

#### Precautions

- Electrostatic countermeasures
- Handle these sensors with bare hands or wearing cotton gloves. In addition, wear anti-static clothing or use a wrist band with an earth ring, in order to prevent electrostatic damage due to electrical charges from friction.
- Avoid directly placing these sensors on a work-desk or work-bench that may carry an electrostatic charge.
- Provide ground lines or ground connection with the work-floor, work-desk and work-bench to allow static electricity to discharge.
- Ground the tools used to handle these sensors, such as tweezers and soldering irons.

It is not always necessary to provide all the electrostatic measures stated above. Implement these measures according to the amount of damage that occurs.

#### ■ When UV light irradiation is applied

When UV light irradiation is applied, the product characteristics may degrade. Such examples include degradation of the product's UV sensitivity and increase in dark current. This phenomenon varies depending on the irradiation level, irradiation intensity, usage time, and ambient environment and also varies depending on the product model. Before employing the product, we recommend that you check the tolerance under the UV light environment that the product will be used in.

#### - Related information

www.hamamatsu.com/sp/ssd/doc\_en.html

- Precautions
- · Disclaimer
- $\cdot \ \text{Image sensors} \\$



**S12551** series

Information described in this material is current as of March 2021.

Product specifications are subject to change without prior notice due to improvements or other reasons. This document has been carefully prepared and the information contained is believed to be accurate. In rare cases, however, there may be inaccuracies such as text errors. Before using these products, always contact us for the delivery specification sheet to check the latest specifications.

The product warranty is valid for one year after delivery and is limited to product repair or replacement for defects discovered and reported to us within that one year period. However, even if within the warranty period we accept absolutely no liability for any loss caused by natural disasters or improper product use. Copying or reprinting the contents described in this material in whole or in part is prohibited without our prior permission.

## AMAMATSU

www.hamamatsu.com

HAMAMATSU PHOTONICS K.K., Solid State Division

HAMAMAN SO PROTONICS K.K., Solid State Division

1126-1 Ichino-cho, Higashi-ku, Hamamatsu City, 435-8558 Japan, Telephone: (81)53-434-3311, Fax: (81)53-434-5184

U.S.A.: Hamamatsu Corporation: 360 Foothill Road, Bridgewater, N.J. 08807, U.S.A., Telephone: (1)908-231-0960, Fax: (1)908-231-1218, E-mail: usa@hamamatsu.com

Germany: Hamamatsu Photonics Deutschland GmbH: Arzbergerstr. 10, D-82211 Herrsching am Ammersee, Germany, Telephone: (49)8152-375-0, Fax: (49)8152-265-8, E-mail: info@hamamatsu.de

France: Hamamatsu Photonics France S.A.R.L.: 19, Rue du Saule Trapu, Parc du Moulin de Massy, 91882 Massy, Cedex, France, Telephone: (33)1 69 53 71 10, E-mail: info@hamamatsu.de

United Kingdom: Hamamatsu Photonics Various Photonics University Photonics Norden AB: Torshamnsgatan 35 16440 Kista, Sweden, Telephone: (46)8-590 931 00, Fax: (46)8-590 931 01, E-mail: info@hamamatsu.se

Italy: Hamamatsu Photonics (China) Co., Ltd.: 1201 Tower Ro, Jiaming Center, 27 Dongsanhuan Beilu, Chaoyang District, 100020 Beijing, PR.China, Telephone: (86)10-6586-6006, Fax: (86)10-6586-2866, E-mail: info@hamamatsu.com.cn

Taiwan: Hamamatsu Photonics Taiwan Co., Ltd.: 8F-3, No. 158, Section2, Gongdao 5th Road, East District, Hsinchu, 300, Taiwan R.O.C. Telephone: (86)3-659-0081, E-mail: info@hamamatsu.com.cn